http://repository.iitr.ac.in/handle/123456789/27582
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Vaddi R. | - |
dc.contributor.author | Dasgupta, Sudeb | - |
dc.contributor.author | Agarwal R.P. | - |
dc.date.accessioned | 2022-06-21T06:52:02Z | - |
dc.date.available | 2022-06-21T06:52:02Z | - |
dc.date.issued | 2011 | - |
dc.identifier.citation | Proceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011 (2011): 37-42 | - |
dc.identifier.isbn | 9780769544472 | - |
dc.identifier.uri | https://doi.org/10.1109/ISVLSI.2011.22 | - |
dc.identifier.uri | http://repository.iitr.ac.in/handle/123456789/27582 | - |
dc.description.abstract | Asymmetric and independent gate features of DGMOSFETs are explored recently for nano scale applications. This paper investigates minimization of short channel effects based on the independent gate, gate-S/D underlap and asymmetric (in front and back gate oxide thickness, gate work functions and gate bias) features of DGMOSFETs. Novel analytical models for threshold voltage ,threshold voltage roll-off and DIBL effects of an underlap DGMOSFET with asymmetric, independent gate features are proposed and validated with numerical simulation results. Overall, results show that gate underlap feature and asymmetry brought in DGMOSFET by proper tuning of back gate bias, back gate oxide thickness and gate work function materials add more flexibility for tuning of DGMOSFET device threshold voltage and minimizing SCEs which are not available in tied gate symmetric DGMOSFETs. © 2011 IEEE. | - |
dc.description.sponsorship | IEEE Computer Society Technical Committee on VLSI | - |
dc.language.iso | en_US | - |
dc.relation.ispartof | Proceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011 | - |
dc.relation.ispartof | 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011 | - |
dc.subject | Analytical threshold voltage model | - |
dc.subject | Asymmetric double gate MOSFET | - |
dc.subject | DIBL effects | - |
dc.subject | Double gate MOSFET | - |
dc.subject | Independent double gate (4T) | - |
dc.subject | Thresholdvoltageroll-off | - |
dc.subject | Tied double gate(3T) | - |
dc.subject | Underlap | - |
dc.title | Effect of gate - S/D underlap, asymmetric and independent gate features in the minimization of short channel effects in nanoscale DGMOSFET | - |
dc.type | Conference Paper | - |
dc.scopusid | 26538319600 | - |
dc.scopusid | 57191737302 | - |
dc.scopusid | 7402481365 | - |
dc.affiliation | Vaddi, R., Microelectronics and VLSI, ECE Department, Indian Institute of Technology Roorkee, Roorkee, Uttarakhand, India | - |
dc.affiliation | Dasgupta, S., Microelectronics and VLSI, ECE Department, Indian Institute of Technology Roorkee, Roorkee, Uttarakhand, India | - |
dc.affiliation | Agarwal, R.P., ECE Department, Shobhit University, Meerut, Uttarpradesh, India | - |
dc.description.funding | - | |
dc.description.correspondingauthor | Vaddi, R.; Microelectronics and VLSI, , Roorkee, Uttarakhand, India; email: Vaddiramesh2k9@gmail.com | - |
dc.identifier.conferencedetails | 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011, Chennai, 4 - 6, July, 2011 | - |
Appears in Collections: | Conference Publications [ECE] |
Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.