Skip navigation
Please use this identifier to cite or link to this item: http://repository.iitr.ac.in/handle/123456789/27582
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVaddi R.-
dc.contributor.authorDasgupta, Sudeb-
dc.contributor.authorAgarwal R.P.-
dc.date.accessioned2022-06-21T06:52:02Z-
dc.date.available2022-06-21T06:52:02Z-
dc.date.issued2011-
dc.identifier.citationProceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011 (2011): 37-42-
dc.identifier.isbn9780769544472-
dc.identifier.urihttps://doi.org/10.1109/ISVLSI.2011.22-
dc.identifier.urihttp://repository.iitr.ac.in/handle/123456789/27582-
dc.description.abstractAsymmetric and independent gate features of DGMOSFETs are explored recently for nano scale applications. This paper investigates minimization of short channel effects based on the independent gate, gate-S/D underlap and asymmetric (in front and back gate oxide thickness, gate work functions and gate bias) features of DGMOSFETs. Novel analytical models for threshold voltage ,threshold voltage roll-off and DIBL effects of an underlap DGMOSFET with asymmetric, independent gate features are proposed and validated with numerical simulation results. Overall, results show that gate underlap feature and asymmetry brought in DGMOSFET by proper tuning of back gate bias, back gate oxide thickness and gate work function materials add more flexibility for tuning of DGMOSFET device threshold voltage and minimizing SCEs which are not available in tied gate symmetric DGMOSFETs. © 2011 IEEE.-
dc.description.sponsorshipIEEE Computer Society Technical Committee on VLSI-
dc.language.isoen_US-
dc.relation.ispartofProceedings - 2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011-
dc.relation.ispartof2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011-
dc.subjectAnalytical threshold voltage model-
dc.subjectAsymmetric double gate MOSFET-
dc.subjectDIBL effects-
dc.subjectDouble gate MOSFET-
dc.subjectIndependent double gate (4T)-
dc.subjectThresholdvoltageroll-off-
dc.subjectTied double gate(3T)-
dc.subjectUnderlap-
dc.titleEffect of gate - S/D underlap, asymmetric and independent gate features in the minimization of short channel effects in nanoscale DGMOSFET-
dc.typeConference Paper-
dc.scopusid26538319600-
dc.scopusid57191737302-
dc.scopusid7402481365-
dc.affiliationVaddi, R., Microelectronics and VLSI, ECE Department, Indian Institute of Technology Roorkee, Roorkee, Uttarakhand, India-
dc.affiliationDasgupta, S., Microelectronics and VLSI, ECE Department, Indian Institute of Technology Roorkee, Roorkee, Uttarakhand, India-
dc.affiliationAgarwal, R.P., ECE Department, Shobhit University, Meerut, Uttarpradesh, India-
dc.description.funding-
dc.description.correspondingauthorVaddi, R.; Microelectronics and VLSI, , Roorkee, Uttarakhand, India; email: Vaddiramesh2k9@gmail.com-
dc.identifier.conferencedetails2011 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2011, Chennai, 4 - 6, July, 2011-
Appears in Collections:Conference Publications [ECE]

Files in This Item:
There are no files associated with this item.
Show simple item record


Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.