Skip navigation
Please use this identifier to cite or link to this item: http://repository.iitr.ac.in/handle/123456789/27425
Title: Lateral silicon nanowire based standard cell design for higher performance
Authors: Prakash O.
Sharma M.
Anand, Bulusu
Saxena A.K.
Manhas S.K.
Maheshwaram S.
Published in: 2016 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2016
2016 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2016
Abstract: At deep nano-scale nodes Silicon Nanowire field effect transistor (SiNW FET) imparts best performance. However, analysis of SiNW FET based circuit design is lacking in existing literature. In this study, we design a standard cell library for advanced 10nm lateral SiNW FET technology in super threshold regime. For this, we create a Verilog-A compact model. Our compact Verilog-A model includes all the short channel effect as well as the geometrical dependent parasitics, which are crucial for short channel devices. The model is well calibrated with TCAD and reported fabricated data. The standard cell library developed comprise INVERTER, NAND, and NOR gate cells. Finally, we compared the standard cell performance to FinFET based standard cell. We found that the Si NW CMOS based standard cells have ∼3-4X, ∼2-3X, and 3X performance in terms of power dissipation, energy-delay product and power delay product respectively compared to FinFET based designs. © 2016 IEEE.
Citation: 2016 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2016 (2017): 135-138
URI: https://doi.org/10.1109/APCCAS.2016.7803915
http://repository.iitr.ac.in/handle/123456789/27425
Issue Date: 2017
Publisher: Institute of Electrical and Electronics Engineers Inc.
Keywords: compact model
parasitic capacitance and resistance
Standard cell library
ISBN: 9781509015702
Author Scopus IDs: 57210722800
57201968490
56247640700
22836231600
6602269066
42161683700
Author Affiliations: Prakash, O., Microelectronics and VLSI, EandCE Dept., Indian Institute of Technology, Roorkee, Uttarakhand, 247667, India
Sharma, M., Microelectronics and VLSI, EandCE Dept., Indian Institute of Technology, Roorkee, Uttarakhand, 247667, India
Bulusu, A., Microelectronics and VLSI, EandCE Dept., Indian Institute of Technology, Roorkee, Uttarakhand, 247667, India
Saxena, A.K., Microelectronics and VLSI, EandCE Dept., Indian Institute of Technology, Roorkee, Uttarakhand, 247667, India
Manhas, S.K., Microelectronics and VLSI, EandCE Dept., Indian Institute of Technology, Roorkee, Uttarakhand, 247667, India
Maheshwaram, S., Marri Laxman Reddy Institute of Technology and Management, Hyderabad, India
Funding Details: 
Appears in Collections:Conference Publications [ECE]

Files in This Item:
There are no files associated with this item.
Show full item record


Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.