http://repository.iitr.ac.in/handle/123456789/25944
Title: | Device and circuit design challenges in the digital subthreshold region for ultralow-power applications |
Authors: | Vaddi R. Dasgupta, Sudeb Agarwal R.P. |
Published in: | VLSI Design |
Abstract: | In recent years, subthreshold operation has gained a lot of attention due to ultra low-power consumption in applications requiring low to medium performance. It has also been shown that by optimizing the device structure, power consumption of digital subthreshold logic can be further minimized while improving its performance. Therefore, subthreshold circuit design is very promising for future ultra low-energy sensor applications as well as high-performance parallel processing. This paper deals with various device and circuit design challenges associated with the state of the art in optimal digital subthreshold circuit design and reviews device design methodologies and circuit topologies for optimal digital subthreshold operation. This paper identifies the suitable candidates for subthreshold operation at device and circuit levels for optimal subthreshold circuit design and provides an effective roadmap for digital designers interested to work with ultra low-power applications. |
Citation: | VLSI Design, 2009 |
URI: | https://doi.org/10.1155/2009/283702 http://repository.iitr.ac.in/handle/123456789/25944 |
Issue Date: | 2009 |
Publisher: | Hindawi Publishing Corporation |
ISSN: | 1065514X |
Author Scopus IDs: | 26538319600 57191737302 7402481365 |
Author Affiliations: | Vaddi, R., Semiconductor Devices and VLSI Technology (SDVT) Group, Department of Electronics and Computer Engineering (E and CE), Indian Insititue of Technology (IIT), Roorkee Roorkee-247667 Uttarakhand, India Dasgupta, S., Semiconductor Devices and VLSI Technology (SDVT) Group, Department of Electronics and Computer Engineering (E and CE), Indian Insititue of Technology (IIT), Roorkee Roorkee-247667 Uttarakhand, India Agarwal, R.P., Semiconductor Devices and VLSI Technology (SDVT) Group, Department of Electronics and Computer Engineering (E and CE), Indian Insititue of Technology (IIT), Roorkee Roorkee-247667 Uttarakhand, India |
Funding Details: | |
Corresponding Author: | Dasgupta, S.; Semiconductor Devices and VLSI Technology (SDVT) Group, , Roorkee Roorkee-247667 Uttarakhand, India; email: sudebfec@iitr.ernet.in |
Appears in Collections: | Journal Publications [ECE] |
Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.