Skip navigation
Please use this identifier to cite or link to this item: http://repository.iitr.ac.in/handle/123456789/25940
Title: Device and circuit co-design robustness studies in the subthreshold logic for ultralow-power applications for 32 nm CMOS
Authors: Vaddi R.
Dasgupta, Sudeb
Agarwal R.P.
Published in: IEEE Transactions on Electron Devices
Abstract: Digital circuits operating in a subthreshold region have gained wide interest due to their suitability for applications requiring ultralow power consumption with low-to-medium performance criteria. It has been demonstrated that by appropriately optimizing the devices for subthreshold logic, total energy consumption can be reduced significantly. One of the major concerns for subthreshold circuit design is increased sensitivity to process, voltage, and temperature (PVT) variations. In this paper, we critically study the effect of variations of different device and environmental parameters like gate oxide thickness, channel length, threshold voltage, supply voltage, temperature, and reverse body bias on subthreshold circuit performance for 32 nm bulk CMOS. From the study, we conclude that alternative devices like double-gate silicon-on-insulator (DGSOI) are better candidates in terms of performance, robustness and PVT insensitivity as compared to bulk circuits for both static CMOS and pseudo NMOS logic families. We also study the performance and robustness comparisons of bulk CMOS and DGSOI subthreshold basic logic gates with and without parameter variations and we observe 6070% improvement in power delay product and roughly 50% better tolerance to PVT variations of DGSOI subthreshold logic circuits compared to bulk CMOS subthreshold circuits at the 32 nm node. © 2006 IEEE.
Citation: IEEE Transactions on Electron Devices, 57(3): 654-664
URI: https://doi.org/10.1109/TED.2009.2039529
http://repository.iitr.ac.in/handle/123456789/25940
Issue Date: 2010
Keywords: Device/circuit co-design
Double-gate silicon-on-insulator (DGSOI)
HSPICE
Process, voltage, and temperature (PVT) variations
Robust
Subthreshold logic
Ultralow power
ISSN: 189383
Author Scopus IDs: 26538319600
57191737302
7402481365
Author Affiliations: Vaddi, R., Semiconductor Devices and Very Large-Scale Integration Technology Group, Department of Electronics and Computer Engineering, Indian Institute of Technology, Roorkee 247 667, India
Dasgupta, S., Semiconductor Devices and Very Large-Scale Integration Technology Group, Department of Electronics and Computer Engineering, Indian Institute of Technology, Roorkee 247 667, India
Agarwal, R.P., Shobhit University, Meerut 250 110, India
Funding Details: 
Corresponding Author: Vaddi, R.; Semiconductor Devices and Very Large-Scale Integration Technology Group, , Roorkee 247 667, India
Appears in Collections:Journal Publications [ECE]

Files in This Item:
There are no files associated with this item.
Show full item record


Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.