http://repository.iitr.ac.in/handle/123456789/25904
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Nandi A. | - |
dc.contributor.author | Saxena A.K. | - |
dc.contributor.author | Dasgupta, Sudeb | - |
dc.date.accessioned | 2022-04-22T05:57:37Z | - |
dc.date.available | 2022-04-22T05:57:37Z | - |
dc.date.issued | 2014 | - |
dc.identifier.citation | IEEE Transactions on Electron Devices, 61(11): 3619-3624 | - |
dc.identifier.issn | 189383 | - |
dc.identifier.uri | https://doi.org/10.1109/TED.2014.2353139 | - |
dc.identifier.uri | http://repository.iitr.ac.in/handle/123456789/25904 | - |
dc.description.abstract | Higher mobility and smaller subthreshold slope are some attractive features of low-temperature operation of FinFETs at scaled gate lengths. However, very little effort has been made to enhance the analog performance of the device at lower gate lengths. In this paper, we have studied the low temperature analog performance of underlap FinFET at 16-nm gate length. We have observed that for low-temperature analog operation, high-k gate dielectric is not a viable option at this gate length, as the intrinsic dc gain (AV0)) decreases with increase in dielectric constant of the gate dielectric because of a pronounced increase in fringe-induced barrier lowering. On the other hand, dual-k spacer-based underlap FinFET is a promising candidate in improving critical analog figures of merit (FOM), such as intrinsic dc gain (AV0), cutoff frequency (fT), and maximum oscillation frequency (f max)) as the temperature is reduced. More so, the percentage increase in FOM of dual-k FinFET is enhanced at lower temperature as well as at lower gate length. Therefore, dual-k spacer underlap FinFET can be a possible solution for further device scaling at low-temperature environment. © 2014. IEEE. | - |
dc.language.iso | en_US | - |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | - |
dc.relation.ispartof | IEEE Transactions on Electron Devices | - |
dc.subject | Carrier mobility | - |
dc.subject | dual-k spacer | - |
dc.subject | figures of merit (FOM) | - |
dc.subject | low-temperature operation | - |
dc.title | Enhancing low temperature analog performance of underlap FinFET at scaled gate lengths | - |
dc.type | Article | - |
dc.scopusid | 55260064900 | - |
dc.scopusid | 22836231600 | - |
dc.scopusid | 57191737302 | - |
dc.affiliation | Nandi, A., Department of Electronics and Computer Engineering, IIT Roorkee, Roorkee, 247667, India | - |
dc.affiliation | Saxena, A.K., Department of Electronics and Computer Engineering, IIT Roorkee, Roorkee, 247667, India | - |
dc.affiliation | Dasgupta, S., Department of Electronics and Computer Engineering, IIT Roorkee, Roorkee, 247667, India | - |
dc.description.funding | - | |
dc.description.correspondingauthor | Nandi, A.; Department of Electronics and Computer Engineering, IIT RoorkeeIndia | - |
Appears in Collections: | Journal Publications [ECE] |
Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.