http://repository.iitr.ac.in/handle/123456789/17854
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kumar D. | - |
dc.contributor.author | Kumar M. | - |
dc.contributor.editor | Rodrigues J.J.P.C. | - |
dc.contributor.editor | Siarry P. | - |
dc.contributor.editor | Perez G.M. | - |
dc.contributor.editor | Tomar R. | - |
dc.contributor.editor | Pathan A.-S.K. | - |
dc.contributor.editor | Mehta S. | - |
dc.contributor.editor | Thampi S.M. | - |
dc.contributor.editor | Berretti S. | - |
dc.contributor.editor | Gorthi R.P. | - |
dc.contributor.editor | Pathan A.-S.K. | - |
dc.contributor.editor | Wu J. | - |
dc.contributor.editor | Li J. | - |
dc.contributor.editor | Jain V. | - |
dc.contributor.editor | Rodrigues J.J.P.C. | - |
dc.contributor.editor | Atiquzzaman M. | - |
dc.contributor.editor | Rodrigues J.J.P.C. | - |
dc.contributor.editor | Bedi P. | - |
dc.contributor.editor | Kammoun M.H. | - |
dc.date.accessioned | 2020-12-03T03:14:25Z | - |
dc.date.available | 2020-12-03T03:14:25Z | - |
dc.date.issued | 2016 | - |
dc.identifier.citation | Proceedings of 2016 International Conference on Advances in Computing, Communications and Informatics, ICACCI 2016, (2016), 236- 242 | - |
dc.identifier.isbn | 9.78E+12 | - |
dc.identifier.uri | https://doi.org/10.1109/ICACCI.2016.7732053 | - |
dc.identifier.uri | http://repository.iitr.ac.in/handle/123456789/17854 | - |
dc.description.abstract | This paper reports a modified 4-2 compressor by improving the multiplexer design from traditional transmission gates with the optimized pass transistors. The proposed design shows power consumption of 16.93 μW as compared to 24.99 μW for the traditional design. Further power delay product (PDP) of proposed design is 7.855 fJ as compared to 9.071 fJ for the traditional design. Moreover effect of substrate bias has been studied for proposed and traditional design. Proposed design shows the power consumption of 10.75 μW as compared to 16.32 μW for traditional design with reverse substrate bias voltage (Vsb) of -0.9V. Proposed design shows improvement in PDP of 4.837 fJ as compared to 5.206 fJ for traditional design. Effect of temperature variation has been studied on proposed and traditional design. The proposed and traditional designs have been simulated in 0.18μm technology using SPICE. The proposed design can be used in multipliers for various low power applications. Results show a significant enhancement in power delay product (PDP), transistors count and signal swing in the proposed design. © 2016 IEEE. | - |
dc.language.iso | en_US | - |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | - |
dc.relation.ispartof | Proceedings of 2016 International Conference on Advances in Computing, Communications and Informatics, ICACCI 2016 | - |
dc.subject | 3 transistor XOR | - |
dc.subject | Compressors | - |
dc.subject | multiplexer (MUX) | - |
dc.subject | pass transistor | - |
dc.subject | PDP | - |
dc.title | Modified 4-2 compressor using improved multiplexer for low power applications | - |
dc.type | Conference Paper | - |
dc.scopusid | 57202478211 | - |
dc.scopusid | 55598963800 | - |
dc.affiliation | Kumar, D., USICT, Guru Gobind Singh Indraprastha University, Dwarka, New Delhi, 110078, India | - |
dc.affiliation | Kumar, M., USICT, Guru Gobind Singh Indraprastha University, Dwarka, New Delhi, 110078, India | - |
dc.identifier.conferencedetails | 5th International Conference on Advances in Computing, Communications and Informatics, ICACCI 2016, 21-24 September 2016 | - |
Appears in Collections: | Conference Publications [ME] |
Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.